

# UNISONIC TECHNOLOGIES CO., LTD

UR5595 cmos ic

# DDR TERMINATION REGULATOR

#### DESCRIPTION

The UTC **UR5595** is a linear bus termination regulator designed to meet JEDEC SSTL-2 and SSTL-3 (Stub Series Terminated Logic) specifications for termination of DDR-SDRAM. The device contains a high-speed operational amplifier to provide excellent response to the load transients, and can deliver 1.5A continuous current and transient peaks up to 3A in the application as required for DDR-SDRAM termination.

With an independent  $V_{\text{SENSE}}$  pin, the **UR5595** can provide superior load regulation. The UR5595 provides a  $V_{\text{REF}}$  output as the reference for the application of the chipset and DIMMs.

The output,  $V_{TT}$ , is capable of sinking and sourcing current while regulating the output voltage equal to  $V_{DDQ}/2$ . The output stage has been designed to maintain excellent load regulation and with fast response time to minimum the transition preventing shoot-through. The UTC **UR5595** also incorporates two distinct power rails that separates the analog circuitry (AVIN) from the power output stage (PVIN). This power rail split can be utilized to reduce the internal power dissipation. And this also permits UTC **UR5595** to provide a termination solution for DDRII SDRAM.



- \* Power regulating with driving and sinking capability
- \* Low output voltage offset
- \* No external resistors required
- \* Low external component count
- \* Linear topology
- \* Low cost and easy to use
- \* Thermal shutdown protection

# ORDERING INFORMATION

| Ordering      | Dealtone      | Dealine |           |  |
|---------------|---------------|---------|-----------|--|
| Lead Free     | Halogen Free  | Package | Packing   |  |
| UR5595L-S08-R | UR5595G-S08-R | SOP-8   | Tape Reel |  |
| UR5595L-SH2-R | UR5595G-SH2-R | HSOP-8  | Tape Reel |  |





<u>www.unisonic.com.tw</u> 1 of 11

# ■ MARKING



# **■ PIN CONFIGURATION**



# ■ PIN DESCRIPTION

| PIN NO |             | DINI NIANAE        | DECORIDATION                                                |  |  |
|--------|-------------|--------------------|-------------------------------------------------------------|--|--|
| SOP-8  | HSOP-8      | PIN NAME           | DESCRIPTION                                                 |  |  |
| 1      | 1           | NC                 | No internal connection. Can be used for vias.               |  |  |
| 2      | 2           | GND                | Ground.                                                     |  |  |
| 3      | 3           | V <sub>SENSE</sub> | Feedback pin for regulating V <sub>OUT</sub> .              |  |  |
| 4      | 4           | $V_{REF}$          | Buffered internal reference voltage of V <sub>DDQ</sub> /2. |  |  |
| 5      | 5           | $V_{DDQ}$          | Input for internal reference equal to V <sub>DDQ</sub> /2.  |  |  |
| 6      | 6           | $AV_{IN}$          | Analog input pin.                                           |  |  |
| 7      | 7           | P <sub>VIN</sub>   | Power input pin.                                            |  |  |
| 8      | 8           | $V_{TT}$           | Output voltage for connection to termination resistors.     |  |  |
| -      | Exposed Pad | GND                | Connect exposed pad to GND.                                 |  |  |

# **■ BLOCK DIAGRAM**



# ■ ABSOLUTE MAXIMUM RATINGS

| PARAMETER             |                                                               | SYMBOL           | RATINGS    | UNIT |
|-----------------------|---------------------------------------------------------------|------------------|------------|------|
| Supply Voltage        | PV <sub>IN</sub> , AV <sub>IN</sub> , V <sub>DDQ</sub> to GND | $V_{DD}$         | -0.3 ~ +6  | V    |
|                       | AV <sub>IN</sub> to GND(Note 1)                               | $V_{DD}$         | 2.2 ~ 5.5  | V    |
| Junction Temperature  |                                                               | $T_J$            | +150       | °C   |
| Operation Temperature |                                                               | T <sub>OPR</sub> | 0 ~ +125   | °C   |
| Storage Temperature   |                                                               | T <sub>STG</sub> | -65 ~ +150 | °C   |

Note: 1.Signified recommend operating range that indicates conditions for which the device is intended to be functional, but does not guarantee specific performance limits.

# ■ THERMAL DATA

| PARAMETER                           | SYMBOL        | RATINGS | UNIT |
|-------------------------------------|---------------|---------|------|
| Thermal Resistance Junction-Ambient | $\theta_{JA}$ | 150     | °C/W |

# ■ ELECTRICAL CHARACTERISTICS

 $(T_J=25^{\circ}C, V_{IN}=AV_{IN}=PV_{IN}=2.5V, V_{DDQ}=2.5V, unless otherwise specified).$ 

| PARAMETER                                                                   |                      | SYMBOL                | TEST CONDITIONS                 | MIN   | TYP   | MAX   | UNIT |
|-----------------------------------------------------------------------------|----------------------|-----------------------|---------------------------------|-------|-------|-------|------|
| V <sub>REF</sub> Voltage                                                    |                      | $V_{REF}$             | $V_{IN} = V_{DDQ} = 2.3V$       | 1.135 | 1.158 | 1.185 | V    |
|                                                                             |                      |                       | $V_{IN} = V_{DDQ} = 2.5V$       | 1.235 | 1.258 | 1.285 |      |
|                                                                             |                      |                       | $V_{IN} = V_{DDQ} = 2.7V$       | 1.335 | 1.358 | 1.385 |      |
| V <sub>TT</sub> Output Voltage                                              |                      | V <sub>TT</sub>       | $V_{IN} = V_{DDQ} = 2.3V$       | 1.125 | 1.159 | 1.190 | V    |
|                                                                             | $I_{OUT} = 0A$       |                       | $V_{IN} = V_{DDQ} = 2.5V$       | 1.225 | 1.259 | 1.290 |      |
|                                                                             |                      |                       | $V_{IN} = V_{DDQ} = 2.7V$       | 1.325 | 1.359 | 1.390 |      |
|                                                                             |                      |                       | $V_{IN} = V_{DDQ} = 2.3V$       | 1.125 | 1.159 | 1.190 |      |
|                                                                             | $I_{OUT} = \pm 1.5A$ |                       | $V_{IN} = V_{DDQ} = 2.5V$       | 1.225 | 1.259 | 1.290 |      |
|                                                                             |                      |                       | $V_{IN} = V_{DDQ} = 2.7V$       | 1.325 | 1.359 | 1.390 |      |
| V <sub>TT</sub> Output Voltage Offset (V <sub>REF</sub> - V <sub>TT</sub> ) |                      | $V_{O(OFF)}V_{TT} \\$ | $I_{OUT} = 0A$                  | -20   | 0     | 20    | mV   |
|                                                                             |                      |                       | I <sub>OUT</sub> = -1.5A        | -25   | 0     | 25    |      |
|                                                                             |                      |                       | I <sub>OUT</sub> = +1.5A        | -25   | 0     | 25    |      |
| Quiescent Current                                                           |                      | ΙQ                    | I <sub>OUT</sub> = 0A           |       | 320   | 500   | μΑ   |
| V <sub>SENSE</sub> Input Current                                            |                      | I <sub>SENSE</sub>    |                                 |       | 13    |       | nA   |
| V <sub>REF</sub> Output Impedance                                           |                      | Z <sub>VREF</sub>     | I <sub>REF</sub> = -30 ~ +30 μA |       | 2.5   |       | kΩ   |
| V <sub>DDQ</sub> Input Impedance                                            |                      | $Z_{VDDQ}$            |                                 |       | 100   |       | kΩ   |
| Thermal Shutdown                                                            |                      | T <sub>SHDN</sub>     |                                 |       | 165   |       | °C   |
| Thermal Shutdown Hysteresis                                                 |                      | T <sub>HYS</sub>      |                                 |       | 10    |       | °C   |

<sup>2.</sup> Absolute maximum ratings indicate limits beyond which damage to the device may occur.

#### **■ PIN DESCRIPTIONS**

#### AVIN, PVIN

Input supply pins.  $AV_{IN}$  and  $PV_{IN}$  are two independent input supply pins for UR5595.  $AV_{IN}$  is used to supply all the internal analog circuits and  $PV_{IN}$  is only used to supply the output stage to create the regulated  $V_{TT}$ . Using a higher  $PV_{IN}$  voltages will increase the driving capability of  $V_{TT}$ , but the internal power loss will also increase. If the junction temperature exceeds the thermal shutdown than the UR5595 will enter a shutdown state, where  $V_{TT}$  is tri-stated and  $V_{REF}$  remains active.

For SSTL-2 applications, the  $AV_{IN}$  and  $PV_{IN}$  can be short together at 2.5V to eliminate the need for bypassing capacitors for the two supply pins separately.

#### $V_{DDQ}$

The input pin used to create the internal reference voltage from a resistor divider of two internal  $50k\Omega$  resistors for regulating  $V_{TT}$  and to guarantee  $V_{TT}$  will track  $V_{DDQ}/2$  precisely. As a remote sense by connecting  $V_{DDQ}$  directly to the 2.5V rail for SSTL-2 applications is an optimal implementation of  $V_{DDQ}$  at the DIMM. This ensures that the reference voltage tracks the DDR memory rails precisely without a large voltage drop from the power lines.

# $V_{\text{SENSE}}$

The sense pin supply improved remote load regulation; if remote load regulation is not used then the  $V_{\text{SENSE}}$  pin must still be connected to  $V_{\text{TT}}$ . A long trace will cause a significant IR drop resulting in a termination voltage lower at one end of the bus than the other. Connect  $V_{\text{SENSE}}$  pin to the middle of the bus to provide a better distribution across the entire termination bus can reduce the IR drop.

#### $V_{REF}$

 $V_{REF}$  supply the buffered output of the internal reference voltage ( $V_{DDQ}/2$ ). It can provide the reference voltage of the Northbridge chipset and memory. For better performance, a bypass ceramic capacitor of  $0.1\mu F\sim0.01\mu F$ , located close to the pin, can be used to help with noise.

#### $V_{TT}$

 $V_{TT}$  is a regulated output that is used to terminate the bus resistors of DDR-SDRAM. It can precisely track the  $V_{DDQ}/2$  voltage with the sinking and sourcing current capability. The UTC **UR5595** is designed to handle peak transient currents of up to  $\pm$  3A with a fast transient response. If a transient is expected to remain above the maximum continuous current rating for a significant amount of time then the output capacitor size should be large enough to prevent an excessive voltage drop.

#### ■ CAPACITOR SELECTION

A capacitor is recommended for improve input stability performance during large load transients to prevent the input power rail from dropping, especially for  $PV_{IN}$ . The input capacitor should be located as close as possible to the  $PV_{IN}$  pin. A typical recommended value for AL electrolytic capacitors is  $50\mu F$  and  $10\mu F$  with X5R for Ceramic capacitors. If  $AV_{IN}$  and  $PV_{IN}$  are separated, the  $47\mu F$  capacitor should be placed as close to possible to the  $PV_{IN}$  rail. An additional  $0.1\mu F$  ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.

UTC **UR5595** has been designed to be insensitive of output capacitor size or ESR (Equivalent Series Resistance). The choice for output capacitor depends on the application and the requirements for load transient response of  $V_{TT}$ . As a general recommendation the output capacitor should be sized above  $100\mu F$  with a low ESR for SSTL applications with DDR-SDRAM. The value of ESR should be determined by the maximum current spikes expected and the extent at which the output voltage is allowed to droop.

# **■ THERMAL DISSIPATION**

The UR5595 will generate heat result from internal power dissipation when current flow working. The device might be damaged any beyond maximum junction temperature rating. The maximum allowable internal temperature rise  $(T_{Rmax})$  can be calculated given the maximum ambient temperature  $(T_{Amax})$  of the application and the maximum allowable junction temperature  $(T_{Jmax})$ .

$$T_{Rmax} = T_{Jmax} - T_{Amax}$$

From this equation, the maximum power dissipation (PDmax) of the part can be calculated:

$$P_{Dmax} = T_{Rmax} / \theta_{JA}$$

The  $\theta_{JA}$  of UR5595 can be calculated (refer to JEDEC standard) and will depend on several package type, materials, ambient air temperature and so on.

#### ■ TYPICAL APPLICATION CIRCUITS

Following demonstrate several different application circuits to illustrate some of the options that are possible in configuring the UTC **UR5595**. The individual circuit performance can be found in the Typical Performance Characteristics that curve graphs illustrate how the maximum output current is affected by changes in  $AV_{IN}$  and  $PV_{IN}$ .

#### STUB-SERIES TERMINATED LOGIC(SSTL) TERMINATION SCHEME

SSTL was created to improve signal integrity of the data transmission across the memory bus. This termination scheme is essential to prevent data error from signal reflections while transmitting at high frequencies encountered with DDR-SDRAM. The most popular form of termination is Class II single parallel termination. It involves one  $R_S$  series resistor from the chipset to the memory and one  $R_T$  termination resistor (refer to Figure 1).  $R_S$  and  $R_T$  are changeable to meet the current requirement from UR5595, the recommended values both  $R_S$  and  $R_T$  are 25  $\Omega$ .



Figure 1. SSTL-Termination Scheme

#### FOR SSTL-2 APPLICATIONS

For the majority of applications that implement the SSTL- 2 termination scheme, it is recommended to connect all the input rails to the 2.5V rail as Figure 2. This provides an optimal trade-off between power dissipation and component count and selection.



Figure 2. Recommended SSTL-2 Implementation

# **■ TYPICAL APPLICATION CIRCUITS(Cont.)**

Figure 3 illustrate another application that the power rails are split when power dissipation or efficiency are concerned. The output stage ( $PV_{IN}$ ) can be as lower as 1.8V, and the analog circuitry ( $AV_{IN}$ ) can be connected to a higher rail such as 2.5V, 3.3V or 5V. This allows the internal power dissipation to be lowered when sourcing current from  $V_{TT}$ , but the disadvantage of this circuit is the maximum continuous current is reduced.



Figure 3. Lower Power Dissipation SSTL-2 Implementation

The third optional application is that  $PV_{IN}$  connect to 3.3V and  $AV_{IN}$  will be always limited to operation on the 3.3V or 5V to always equal or higher than  $PV_{IN}$ . This configuration has the ability to provide the maximum continuous output current at the downside of higher thermal dissipation. The power dissipation increasing problem must be careful to prevent the junction temperature to exceed the maximum ranting. Because of this risk it is not recommended to supply the output stage with a voltage higher than a nominal 3.3V rail.



Figure 4. SSTL-2 Implementation with higher voltage rails

# ■ TYPICAL APPLICATION CIRCUITS(Cont.)

# FOR DDR-II APPLICATIONS

As a result of the separate  $V_{DDQ}$  pin and an internal resistor divider, **UR5595** can be utilized in DDR-II system, figure 5 and 6 show two recommended circuits in DDR-II SDRAM application. The output stage is connected to the 1.8V rail and the  $AV_{IN}$  pin can be connected to either a 3.3V or 5V rail. If it is not desirable to use the 1.8V rail it is possible to connect the output stage to a 3.3V rail. The power dissipation increasing concern must be careful as well SSTL-II application. The advantage of configuration of figure 6 is that it has the ability to source and sink a higher maximum continuous current.



Figure 5. Recommended DDR-II Termination



Figure 6. DDR-II Termination with higher voltage rails

# ■ TYPICAL CHARACTERISTICS













# ■ TYPICAL CHARACTERISTICS(Cont.)





#### Maximum Sourcing Current vs. AVIN



Maximum Sinking Current vs. AV<sub>IN</sub>



Maximum Sourcing Current vs. AVIN



Maximum Sinking Current vs. AV<sub>IN</sub>



Maximum Sourcing Current vs.  $AV_{IN}$  ( $V_{DDQ}$ =1.8V,  $PV_{IN}$ =3.3V)



UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

