

## UCA9543

## 2-CHANNEL I<sup>2</sup>C BUS SWITCH WITH INTERRUPT LOGIC AND RESET

#### DESCRIPTION

The UTC **UCA9543** is a dual bidirectional translating switch controlled by the l<sup>2</sup>C bus. The SCL/SDA upstream pair fans out to two downstream pairs, or channels. Either individual SCn/SDn channel or both channels can be selected, determined by the contents of the programmable control register. Two interrupt inputs ( $\overline{INT1} - \overline{INT0}$ ), one for each of the downstream pairs, are provided. One interrupt output ( $\overline{INT}$ ) acts as an AND of the two interrupt inputs.

An active-low reset ( $\overline{\text{RESET}}$ ) input allows the UTC **UCA9543** to recover from a situation where one of the downstream I<sup>2</sup>C buses is stuck in a low state. Pulling  $\overline{\text{RESET}}$  low resets the I<sup>2</sup>C state machine and causes both of the channels to be deselected, as does the internal power-on reset function.

The pass gates of the switches are constructed such that the  $V_{CC}$  pin can be used to limit the maximum high voltage, which will be passed by the UTC **UCA9543**. This allows the use of different bus voltages on each pair, so that 1.8V, 2.5V, or 3.3V parts can communicate with 5V parts without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5.5V tolerant.

## FEATURES

- \* 1-of-2 Bidirectional Translating Switches
- \* I<sup>2</sup>C Bus and SMBus Compatible
- \* Two Active-Low Interrupt Inputs
- \* Active-Low Interrupt Output
- \* Active-Low Reset Input
- \* Two Address Pins Allowing up to Four UTC **UCA9543** Devices on the I<sup>2</sup>C Bus
- \* Channel Selection Via I<sup>2</sup>C Bus, in Any Combination
- \* Power-up With All Switch Channels Deselected
- \* Low RON Switches
- \* Allows Voltage-Level Translation Between 1.8V, 2.5V, 3.3V and 5V Buses
- \* No Glitch on Power-up
- \* Supports Hot Insertion
- \* Low Standby Current
- \* Operating Power-Supply Voltage Range of 2.3V to 5.5V
- \* 5.5-V Tolerant Inputs
- \* 0 to 400-kHz Clock Frequency



## ORDERING INFORMATION

| Ordering       | Number         | Deekene   | Deaking   |  |
|----------------|----------------|-----------|-----------|--|
| Lead Free      | Halogen Free   | Раскаде   | Packing   |  |
| UCA9543L-UEA-R | UCA9543G-UEA-R | SOP-14U   | Tape Reel |  |
| UCA9543L-UEB-R | UCA9543G-UEB-R | TSSOP-14U | Tape Reel |  |

| UCA9543G-UEA-R   |                                                 |
|------------------|-------------------------------------------------|
| (1)Packing Type  | (1) R: Tape Reel                                |
| (2)Package Type  | (2) UEA: SOP-14U, UEB: TSSOP-14U                |
| (3)Green Package | (3) G: Halogen Free and Lead Free, L: Lead Free |
|                  |                                                 |

## MARKING





# UCA9543

## ■ PIN CONFIGURATION



## PIN DESCRIPTION

| PIN NO. | PIN NAME    | DESCRIPTION                                                                                                 |
|---------|-------------|-------------------------------------------------------------------------------------------------------------|
| 1       | A0          | Address input 0. Connect directly to V <sub>CC</sub> or ground.                                             |
| 2       | A1          | Address input 1. Connect directly to V <sub>CC</sub> or ground.                                             |
| 3       | RESET       | Active-low reset input. Connect to $V_{CC}$ or $V_{DPUM}$ (Note 1) through a pull-up resistor, if not used. |
| 4       | <b>INTO</b> | Active-low interrupt input 0. Connect to V_DPU0 (Note 1) through a pull-up resistor.                        |
| 5       | SD0         | Serial data 0. Connect to VDPU0 (Note 1) through a pull-up resistor.                                        |
| 6       | SC0         | Serial clock 0. Connect to aV <sub>DPU0</sub> (Note 1) through a pull-up resistor.                          |
| 7       | GND         | Ground                                                                                                      |
| 8       | INT1        | Active-low interrupt input 1. Connect to V <sub>DPU1</sub> (Note 1) through a pull-up resistor.             |
| 9       | SD1         | Serial data 1. Connect to V <sub>DPU1</sub> (Note 1) through a pull-up resistor.                            |
| 10      | SC1         | Serial clock 1. Connect to V <sub>DPU1</sub> (Note 1) through a pull-up resistor.                           |
| 11      | ĪNT         | Active-low interrupt output. Connect to VDPUM (Note 1) through a pull-up resistor.                          |
| 12      | SCL         | Serial clock line. Connect to V <sub>DPUM</sub> (Note 1) through a pull-up resistor.                        |
| 13      | SDA         | Serial data line. Connect to VDPUM (Note 1) through a pull-up resistor.                                     |
| 14      | Vcc         | Supply power                                                                                                |

Note: V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub> and V<sub>DPU1</sub> are the slave channel reference voltages



## BLOCK DIAGRAM





## ■ ABSOLUTE MAXIMUM RATING

over operating free-air temperature range (unless otherwise specified)

| PARAMETER                                  | SYMBOL           | RATINGS    | UNIT |
|--------------------------------------------|------------------|------------|------|
| Supply Voltage Range                       | Vcc              | -0.5 ~ 7   | V    |
| Input Voltage Range (Note 2)               | VI               | -0.5 ~ 7   | V    |
| Input Current                              | I.               | ±20        | mA   |
| Output Current                             | lo               | ±25        | mA   |
| Continuous Current through V <sub>CC</sub> |                  | ±100       | mA   |
| Continuous Current through GND             |                  | ±100       | mA   |
| Operating Free-Air Temperature Range       | T <sub>A</sub>   | -40 ~ +85  | °C   |
| Storage Temperature                        | T <sub>STG</sub> | -60 ~ +150 | °C   |

Notes: 1. Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

2. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### THERMAL DATA

| PARAMET              | ER        | SYMBOL | RATINGS | UNIT |
|----------------------|-----------|--------|---------|------|
| hungtion to Anabiant | SOP-14U   | 0      | 95      | °C/W |
| Junction to Amplent  | TSSOP-14U | ÐJA    | 120     | °C/W |

## RECOMMENDED OPERATING CONDITIONS (NOTE 1)

| PAR                      | SYMBOL                                                                   | MIN                        | TYP | MAX                   | UNIT |                      |   |
|--------------------------|--------------------------------------------------------------------------|----------------------------|-----|-----------------------|------|----------------------|---|
| Supply Voltage           |                                                                          |                            | Vcc | 2.3                   |      | 5.5                  | V |
| SCL, SDA                 |                                                                          |                            |     | 0.7 × V <sub>CC</sub> |      | 6                    | V |
|                          | A1, A0,                                                                  | Vcc=2.3V~3.6V              |     | 0.7 × V <sub>CC</sub> |      | Vcc+0.5              | V |
| High-Level Input Voltage | $\overline{INT1}$ , $\overline{INT0}$ , $\overline{V_{cc}=3.6V\sim4.5V}$ |                            | Vih | $0.7 \times V_{CC}$   |      | V <sub>CC</sub> +0.5 | V |
|                          | RESET                                                                    | V <sub>CC</sub> =4.5V~5.5V |     | $0.7 \times V_{CC}$   |      | V <sub>CC</sub> +0.5 | V |
|                          | SCL, SDA                                                                 |                            |     | -0.5                  |      | 0.3×V <sub>CC</sub>  | V |
| Low-Level Input Voltage  | A1, A0, INT1                                                             | , INTO , RESET             | VIL | -0.5                  |      | 0.3×V <sub>CC</sub>  | V |

Note: All unused inputs of the device must be held at  $V_{\text{CC}}$  or GND to ensure proper device operation.

## ELECTRICAL CHARACTERISTICS (NOTE 1)

over recommended operating free-air temperature range (unless otherwise specified)

| PARAM                        | ETER      | SYMBOL          | TEST C                     | ONDITIONS             | MIN | TYP | MAX | UNIT |
|------------------------------|-----------|-----------------|----------------------------|-----------------------|-----|-----|-----|------|
| Power-On Reset               | t Voltage | VPOR            | No Load: VI=VCC or         | GND (Note 2)          |     | 1.6 | 2.1 | V    |
|                              |           |                 | Vcc=5V                     |                       |     | 3.6 |     | V    |
|                              |           |                 | Vcc=4.5V~ 5.5V             |                       | 2.6 |     | 4.5 | V    |
| Switch Output V              | oltogo    | V               | Vcc=3.3V                   | Vswin=Vcc, Iswout     |     | 1.9 |     | V    |
| Switch Output V              | onage     | Vpass           | Vcc=3V~3.6V                | =-100µA               | 1.6 |     | 2.8 | V    |
|                              |           |                 | Vcc=2.5V                   |                       |     | 1.5 |     | V    |
|                              |           |                 | Vcc=2.3V~2.7V              |                       | 1.1 |     | 2   | V    |
| High-Level<br>Output Current | INT       | Іон             | Vcc=2.3V~2.7V, Vc          | p=Vcc                 |     |     | 100 | μA   |
|                              | 8DA       |                 |                            | V <sub>OL</sub> =0.4V | 3   | 7   |     | mA   |
| Low-Level SL                 | SDA       | I <sub>OL</sub> | V <sub>CC</sub> =2.3V~5.5V | V <sub>OL</sub> =0.6V | 6   | 10  |     | mA   |
|                              | INT       |                 |                            | V <sub>OL</sub> =0.4V | 3   |     |     | mA   |



## ■ ELECTRICAL CHARACTERISTICS (NOTE 1) (Cont.)

over recommended operating free-air temperature range (unless otherwise specified)

| PARAMETER       |                          | SYMBOL               | TEST CONDITIONS                                  |                                                           | MIN | TYP | MAX | UNIT     |
|-----------------|--------------------------|----------------------|--------------------------------------------------|-----------------------------------------------------------|-----|-----|-----|----------|
|                 | SCL, SDA                 |                      | V <sub>CC</sub> =2.3V~ 5.5V                      |                                                           | -1  |     | 1   | μA       |
|                 | 664 660                  |                      | V <sub>CC</sub> =2.3V~ 3.6V                      |                                                           | -1  |     | 1   | μA       |
|                 | 501-500                  |                      | V <sub>CC</sub> =4.5V~ 5.5V                      |                                                           | -1  |     | 100 | μA       |
|                 | A1 A0                    |                      | V <sub>CC</sub> =2.3V~ 3.6V                      |                                                           | -1  |     | 1   | μA       |
| Input Leakage   | A I, AU                  | I <sub>I(LEAK)</sub> | V <sub>CC</sub> =4.5V~ 5.5V                      | VI=VCC or GND                                             | -1  |     | 50  | μA       |
|                 |                          |                      | V <sub>CC</sub> =2.3V~ 3.6V                      |                                                           | -1  |     | 1   | μA       |
|                 |                          |                      | V <sub>CC</sub> =4.5V~ 5.5V                      |                                                           | -1  |     | 50  | μA       |
|                 |                          |                      | V <sub>CC</sub> =2.3V~ 3.6V                      |                                                           | -1  |     | 1   | μA       |
|                 | RESET                    |                      | V <sub>CC</sub> =4.5V~ 5.5V                      |                                                           | -1  |     | 50  | μA       |
|                 |                          |                      | V <sub>CC</sub> =5.5V                            |                                                           |     | 17  | 50  | μA       |
| Operating Mode  | f <sub>SCL</sub> =100kHz |                      | V <sub>CC</sub> =3.6V                            | V <sub>I</sub> =V <sub>CC</sub> or GND, I <sub>O</sub> =0 |     | 6   | 20  | μA       |
|                 |                          |                      | V <sub>CC</sub> =2.7V                            |                                                           |     | 3   | 16  | μA       |
|                 |                          |                      | V <sub>CC</sub> =5.5V                            |                                                           |     | 0.3 | 1   | μA       |
|                 | Low Inputs               | lcc                  | V <sub>CC</sub> =3.6V                            | V₁=GND, I₀=0                                              |     | 0.1 | 1   | μA       |
| Standby Mada    |                          |                      | V <sub>CC</sub> =2.7V                            |                                                           |     | 0.1 | 1   | μA       |
| Standby Mode    |                          |                      | Vcc=5.5V                                         |                                                           |     | 0.3 | 1   | μA       |
|                 | High Inputs              |                      | V <sub>CC</sub> =3.6V                            | V <sub>I</sub> =V <sub>CC</sub> , I <sub>O</sub> =0       |     | 0.1 | 1   | μA       |
|                 |                          |                      | Vcc=2.7V                                         |                                                           |     | 0.1 | 1   | μA       |
|                 |                          |                      | Vcc=2.3V~ 5.5V O                                 | ne INT1 - INT0 Input at                                   |     | 0   | 20  |          |
|                 |                          |                      | 0.6V, Other Inputs                               | at V <sub>CC</sub> or GND                                 |     | 0   | 20  | μΑ       |
|                 | IN I 1 - IN I 0          |                      | Vcc=2.3V~ 5.5V O                                 |                                                           |     | 20  | μA  |          |
| Supply-Current  |                          | A I                  | Vcc-0.6V. Other In                               |                                                           | 8   |     |     |          |
| Change          |                          | ΔICC                 | Vcc=2.3V~ 5.5V. S                                | CL or SDA Input at                                        |     | _   |     | -        |
|                 |                          |                      | 0.6V, Other Inputs                               |                                                           | 8   | 20  | μA  |          |
|                 | SCL, SDA                 |                      | V <sub>cc</sub> =2.3V~ 5.5V. SCL or SDA Input at |                                                           |     | 0   |     | <u>,</u> |
|                 |                          |                      | Vcc-0.6V, Other In                               |                                                           | 8   | 20  | μΑ  |          |
|                 | A1 A0                    |                      | Vcc=2.3V~3.6V                                    |                                                           |     | 4   | 5   | pF       |
|                 | A I, AU                  |                      | Vcc=4.5V~5.5V                                    |                                                           |     | 4   | 5   | pF       |
| 1               |                          |                      | Vcc=2.3V~3.6V                                    |                                                           |     | 4   | 6   | pF       |
| Input           | IN 11 - IN 10            | Cı                   | Vcc=4.5V~5.5V                                    | VI=Vcc or GND                                             |     | 4   | 6   | pF       |
| Capacitance     | DECET                    |                      | Vcc=2.3V~3.6V                                    |                                                           |     | 4   | 5   | pF       |
|                 | RESET                    |                      | Vcc=4.5V~5.5V                                    |                                                           |     | 4   | 5   | pF       |
|                 | SCL                      |                      | Vcc=2.3V~5.5V                                    |                                                           |     | 9   | 12  | pF       |
| Output          | SDA                      | <b>C</b>             | V/                                               |                                                           |     | 11  | 13  | pF       |
| Capacitance     | SC1-SC0,<br>SD1-SD0      | (Note 3)             | Switch OFF                                       | -vcc of GND,                                              |     | 6   | 8   | pF       |
|                 |                          |                      | Vcc=4.5V~5.5V                                    |                                                           | 4   | 9   | 20  | Ω        |
| Switch On-State | Resistance               | Ron                  | Vcc=3V~3.6V                                      | Vo=0.4V, Io=15mA                                          | 5   | 11  | 25  | Ω        |
|                 |                          |                      | 2.3V~ 2.7V , Vo=0.                               | 4V, Io=10mA                                               | 7   | 16  | 50  | Ω        |

Notes: 1. For operation between published voltage ranges, refer to the worst-case parameter in both ranges.

2. To reset the part, either  $\overrightarrow{\text{RESET}}$  must be low or V<sub>CC</sub> must be lowered to 0.2V.

3.  $C_{IO(ON)}$  depends on the device capacitance and load that is downstream from the device.



## ■ I<sup>2</sup>C INTERFACE TIMING REQUIREMENTS

over recommended operating free-air temperature range (unless otherwise specified) (see Figure 1)

| PARA                                         | PARAMETER                                       |                         | STAN          | STANDARD MODE<br>I <sup>2</sup> C BUS |      |                       | FAST MODE<br>I <sup>2</sup> C BUS |     |      |
|----------------------------------------------|-------------------------------------------------|-------------------------|---------------|---------------------------------------|------|-----------------------|-----------------------------------|-----|------|
|                                              |                                                 |                         | MIN           | TYP                                   | MAX  | MIN                   | TYP                               | MAX | UNIT |
| I <sup>2</sup> C Clock Frequency             |                                                 | <b>f</b> <sub>scl</sub> | 0             |                                       | 100  | 0                     |                                   | 400 | kHz  |
| I <sup>2</sup> C Clock High Time             |                                                 | t <sub>sch</sub>        | 4             |                                       |      | 0.6                   |                                   |     | μs   |
| I <sup>2</sup> C Clock Low Time              |                                                 | t <sub>scl</sub>        | 4.7           |                                       |      | 1.3                   |                                   |     | μs   |
| I <sup>2</sup> C Spike Time                  |                                                 | t <sub>sp</sub>         |               |                                       | 50   |                       |                                   | 50  | ns   |
| I <sup>2</sup> C Serial-Data Setup           | o Time                                          | t <sub>sds</sub>        | 250           |                                       |      | 100                   |                                   |     | ns   |
| I <sup>2</sup> C Serial-Data Hold            | Time                                            | t <sub>sdh</sub>        | 0<br>(Note 1) |                                       |      | 0<br>(Note 1)         |                                   |     | μs   |
| I <sup>2</sup> C Input Rise Time             |                                                 | t <sub>icr</sub>        |               |                                       | 1000 | 20 +0.1Cb<br>(Note 2) |                                   | 300 | ns   |
| I <sup>2</sup> C Input Fall Time             |                                                 | t <sub>icf</sub>        |               |                                       | 300  | 20 +0.1Cb<br>(Note 2) |                                   | 300 | ns   |
| I <sup>2</sup> C Output Fall Time            | 10-pF to 400-pF Bus                             | t <sub>ocf</sub>        |               |                                       | 300  | 20 +0.1Cb<br>(Note 2) |                                   | 300 | ns   |
| I <sup>2</sup> C Bus Free Time be<br>Start   | etween Stop and                                 | t <sub>buf</sub>        | 4.7           |                                       |      | 1.3                   |                                   |     | μs   |
| I <sup>2</sup> C Start or Repeated<br>Setup  | d Start Condition                               | t <sub>sts</sub>        | 4.7           |                                       |      | 0.6                   |                                   |     | μs   |
| I <sup>2</sup> C Start or Repeated<br>Hold   | Start Condition                                 | t <sub>sth</sub>        | 4             |                                       |      | 0.6                   |                                   |     | μs   |
| I <sup>2</sup> C Stop Condition S            | etup                                            | t <sub>sps</sub>        | 4             |                                       |      | 0.6                   |                                   |     | μs   |
| Valid-Data Time<br>(High to Low) (Note<br>3) | SCL Low to SDA<br>Output Low Valid              | t <sub>vdL(Data)</sub>  |               |                                       | 1    |                       |                                   | 1   | μs   |
| Valid-Data Time<br>(Low to High) (Note<br>3) | SCL Low to SDA<br>Output High Valid             | t <sub>vdH(Data)</sub>  |               |                                       | 0.6  |                       |                                   | 0.6 | μs   |
| Valid-Data Time of<br>ACK Condition          | ACK Signal from<br>SCL Low<br>to SDA Output Low | t <sub>vd(ack)</sub>    |               |                                       | 1    |                       |                                   | 1   | μs   |
| I <sup>2</sup> C bus capacitive loa          | ad                                              | Cb                      |               |                                       | 400  |                       |                                   | 400 | pF   |

Notes: 1. A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.

2.  $C_b$  = total bus capacitance of one bus line in pF.

3. Data taken using a  $1k\Omega$  pull-up resistor and 50-pF load (see Figure 1)



## ■ SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range, CL≤ 100pF (unless otherwise specified) (see Figure 3)

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
|-------------------------------|-----------------|--------------------------------------------|-----|-----|-----|------|
| Propagation Delay Time        | t <sub>pd</sub> | R <sub>ON</sub> =20Ω, C <sub>L</sub> =15pF |     |     | 0.3 | ns   |
| Input (SDA or SCL) to         | (Note 1)        | R <sub>ON</sub> =20Ω, C <sub>L</sub> =50pF |     |     | 1   | ns   |
| Interrupt Valid Time (Note 2) |                 |                                            |     |     |     |      |
| input (INTn ) to output(INT ) | t <sub>iv</sub> |                                            |     |     | 4   | μs   |
| Interrupt Reset Delay         |                 |                                            |     |     |     |      |
| Time(Note 2)                  | tir             |                                            |     |     | 2   | μs   |
| input (INTn) to output(INT)   |                 |                                            |     |     |     |      |

Notes: 1. The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

2. Data taken using a 4.7-kΩ pull-up resistor and 100-pF load (see Figure 3)

#### ■ INTERRUPT AND RESET TIMING REQUIREMENTS

over recommended operating free-air temperature range (unless otherwise specified) (see Figure 3)

| PARAMETER                             | SYMBOL                    | MIN | TYP | MAX | UNIT |
|---------------------------------------|---------------------------|-----|-----|-----|------|
| Required Low-Level Pulse Duration of  | 4                         | 1   |     |     |      |
| INTn Inputs (Note 1)                  | <b>I</b> PWRL             | I   |     |     | μs   |
| Required High-Level Pulse Duration of | 4                         | 0.5 |     |     |      |
| INTn Inputs (Note 1)                  | <b>L</b> PWRH             | 0.5 |     |     | μs   |
| Pulse Duration, RESET Low             | tw∟                       | 4   |     |     | ns   |
| RESET Time (SDA Clear)                | t <sub>rst</sub> (Note 2) |     |     | 500 | ns   |
| Recovery Time from RESET to Start     | trec                      | 0   |     |     | ns   |

Notes: 1. The device has interrupt input rejection circuitry for pulses less than the listed minimum.

2.  $t_{rst}$  is the propagation delay measured from the time the RESET pin is first asserted low to the time the SDA pin is asserted high, signaling a stop condition. It must be a minimum of  $t_{WL}$ .



2

## PARAMETER MEASUREMENT INFORMATION



#### I<sup>2</sup>C PORT LOAD CONFIGURATION





#### **VOLTAGE WAVEFORMS**

Notes: 1. C<sub>L</sub> includes probe and jig capacitance.

Control register data

- 2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10$ MHz, Z<sub>0</sub>=50 $\Omega$ , t<sub>r</sub>/t<sub>f</sub>=30ns.
- 3. The outputs are measured one at a time, with one transition per measurement.

#### Figure 1. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms



#### ■ PARAMETER MEASUREMENT INFORMATION (Cont.)







#### INTERRUPT LOAD CONFIGURATION



Notes: 1.  $C_{\text{L}}$  includes probe and jig capacitance.

2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$ 1MHz, Z<sub>0</sub>= 50 $\Omega$ ,tr $\leq$ 3ns,tf $\leq$ 3ns.

#### Figure 3. Interrupt Load Circuit and Voltage Waveforms



## ■ FEATURE DESCRIPTION

The UTC **UCA9543** is a dual channel bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The UTC **UCA9543** features I<sup>2</sup>C control using a single 8-bit control register in which bits 1 and 0 control the enabling and disabling of the two switch channels of I<sup>2</sup>C data flow. The UTC **UCA9543** also supports interrupt signals for each slave channel and this data is held in bits 5 and 4 of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the UTC **UCA9543** to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the UTC **UCA9543** can be reset to resume normal operation using the RESET pin feature or by a power-on reset which results from cycling power to the device.

#### DEVICE FUNCTIONAL MODES

#### RESET Input

The  $\overrightarrow{\text{RESET}}$  input can be used to recover the UTC **UCA9543** from a bus-fault condition. The registers and the I<sup>2</sup>C state machine within this device initialize to their default states if this signal is asserted low for a minimum of t<sub>WL</sub>. Both channels also are deselected in this case.  $\overrightarrow{\text{RESET}}$  must be connected to V<sub>CC</sub> through a pull-up resistor.

#### Power-On Reset

When power is applied to  $V_{CC}$ , an internal power-on reset holds the UTC **UCA9543** in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At this point, the reset condition is released and the UTC **UCA9543** registers and I<sup>2</sup>C state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter,  $V_{CC}$  must be lowered below  $V_{PORF}$  to reset the device.

#### PROGRAMMING

#### I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time is interpreted as control signals (see Figure 4).



rigure 4. Dit mansier

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 5).



#### Figure 5. Definition of Start and Stop Conditions



## PROGRAMMING (Cont.)

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices that are controlled by the master are the slaves (see Figure 6).



Figure 6. System Configuration

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 7). Setup and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.



Figure 7. Acknowledgment on I<sup>2</sup>C Bus

Data is transmitted to the UTC UCA9543 control register using the write mode shown in Figure 8.



# UCA9543

## ■ PROGRAMMING (Cont.)



Figure 8. Write Control Register

Data is read from the UTC UCA9543 control register using the read mode shown in Figure 9.



Figure 9. Read Control Register

#### CONTROL REGISTER

#### **Device Address**

Following a start condition, the bus master must output the address of the slave it is accessing. The address of the UTC **UCA9543** is shown in Figure 10. To conserve power, no internal pull-up resistors are incorporated on the hardware-selectable address pins and they must be pulled high or low.



Figure 10. Slave Address UTC UCA9543

The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation.

#### **Control Register Description**

Following the successful acknowledgment of the slave address, the bus master sends a byte to the UTC **UCA9543**, which is stored in the control register (see Figure 11). If multiple bytes are received by the UTC **UCA9543**, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus.







## CONTROL REGISTER (Cont.)

#### **Control Register Definition**

One or both SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 1). After the UTC **UCA9543** has been addressed, the control register is written. The two LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition must occur always right after the acknowledge cycle.

| D7 | D6 | INT1 | <b>INTO</b> | D3 | D2 | B1 | B0 | COMMAND                                              |
|----|----|------|-------------|----|----|----|----|------------------------------------------------------|
| V  | v  | v    | v           | v  | v  | v  | 0  | Channel 0 disabled                                   |
| ~  | ~  | ~    | ~           | ~  | ~  | ~  | 1  | Channel 0 enabled                                    |
| V  | v  | V    | v           | v  | v  | 0  | v  | Channel 1 disabled                                   |
| ~  | ~  | ~    | ~           | ~  | ~  | 1  | ~  | Channel 1 enabled                                    |
| 0  | 0  | 0    | 0           | 0  | 0  | 0  | 0  | No channel selected; power-up/reset<br>default state |

Table 1. Control Register Write (Channel Selection), Control Register Read (Channel Status)

Note: Channel 0 and channel 1 can be enabled at the same time. Care should be taken not to exceed the maximum bus capacitance.

#### Interrupt Handling

The UTC **UCA9543** provides two interrupt inputs (one for each channel) and one open-drain interrupt output (see Table 2). When an interrupt is generated by any device, it is detected by the UTC **UCA9543** and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register.

Bit 4 and Bit 5 of the control register correspond to the INTO and INT1 inputs of the UTC UCA9543, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master then can address the UTC UCA9543 and read the contents of the control register to determine which channel contains the device generating the interrupt. The master then can reconfigure the UTC UCA9543 to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs may be used as general-purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to  $V_{\mbox{\scriptsize CC}}$  through a pull-up resistor.

| D7 | D6 | INT1 | <b>INTO</b> | D3 | D2 | B1 | B0 | COMMAND                                              |
|----|----|------|-------------|----|----|----|----|------------------------------------------------------|
| x  | х  | х    | 0           | ×  | х  | х  | х  | No interrupt on channel 0                            |
|    |    |      | 1           |    |    |    |    | Interrupt on channel 0                               |
| х  | х  | 0    | ×           | х  | х  | х  | х  | No interrupt on channel 1                            |
|    |    | 1    |             |    |    |    |    | Interrupt on channel 1                               |
| 0  | 0  | 0    | 0           | 0  | 0  | 0  | 0  | No channel selected; power-up/reset<br>default state |

Table 2. Control Register Read (Interrupt)

Note: Two interrupts can be active at the same time.



## TYPICAL APPLICATION CIRCUIT



UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

