

UNISONIC TECHNOLOGIES CO., LTD

## F1N50-HD

Preliminary

**Power MOSFET** 

# 1.0A, 500V N-CHANNEL POWER MOSFET

#### DESCRIPTION

The UTC F1N50-HD is a N-Channel enhancement mode silicon gate power MOSFET with Fast Body Diode. is designed high voltage, high speed power switching applications such. such as fast switching time, low gate charge, low on-state resistance and high rugged avalanche characteristics.

#### **FEATURES**

- \*  $R_{DS(ON)} \le 8.2 \Omega$  @ V<sub>GS</sub>=10V, I<sub>D</sub>=0.5A
- \* Fast body diode MOSFET technology
- \* Fast switching capability
- \* Avalanche energy tested
- \* Improved dv/dt capability, high ruggedness

#### SYMBOL



# Source

#### ORDERING INFORMATION

| Ordering Number                                  |                                                 | Daakaga          | Pin Assignment |   |   | Decking   |  |
|--------------------------------------------------|-------------------------------------------------|------------------|----------------|---|---|-----------|--|
| Lead Free                                        | Halogen Free                                    | Package          | 1              | 2 | 3 | Packing   |  |
| F1N50L-TN3-R                                     | F1N50G-TN3-R                                    | TO-252           | G              | D | S | Tape Reel |  |
| Note: Pin Assignment: G: Gate D: Drain S: Source |                                                 |                  |                |   |   |           |  |
| F1N50 <u>G-TN3</u> -Ŗ                            |                                                 |                  |                |   |   |           |  |
|                                                  |                                                 | (1) R: Tape Reel |                |   |   |           |  |
|                                                  |                                                 | (2) TN3: TO-252  |                |   |   |           |  |
|                                                  | (3) G: Halogen Free and Lead Free, L: Lead Free |                  |                |   |   |           |  |

#### MARKING





## ■ ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub>=25°C, unless otherwise specified)

| PARAMETER                          |                        | SYMBOL           | RATINGS    | UNIT |  |
|------------------------------------|------------------------|------------------|------------|------|--|
| Drain-Source Voltage               |                        | V <sub>DSS</sub> | 500        | V    |  |
| Gate-Source Voltage                |                        | V <sub>GSS</sub> | ±30        | V    |  |
| Drain Current                      | Continuous             | I <sub>D</sub>   | 1          | А    |  |
|                                    | Pulsed (Note 2)        | I <sub>DM</sub>  | 2          | А    |  |
| Avalanche Energy                   | Single Pulsed (Note 3) | E <sub>AS</sub>  | 34         | mJ   |  |
| Peak Diode Recovery dv/dt (Note 4) |                        | dv/dt            | 6.6        | V/ns |  |
| Power Dissipation                  |                        | P <sub>D</sub>   | 29         | W    |  |
| Junction Temperature               |                        | TJ               | +150       | °C   |  |
| Storage Temperature                |                        | T <sub>STG</sub> | -55 ~ +150 | °C   |  |

Notes: 1. Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

2. Repetitive Rating : Pulse width limited by maximum junction temperature.

3. L=30mH,  $I_{AS}$ =1.5A,  $V_{DD}$ =90V,  $R_G$ =25 $\Omega$ , Starting  $T_J$  = 25°C

4.  $I_{SD} \le 0.5A$ , di/dt  $\le 200A/\mu s$ ,  $V_{DD} \le BV_{DSS}$ , Starting  $T_J = 25^{\circ}C$ 

#### THERMAL DATA

| PARAMETER           | SYMBOL          | RATINGS | UNIT |  |
|---------------------|-----------------|---------|------|--|
| Junction to Ambient | $\theta_{JA}$   | 110     | °C/W |  |
| Junction to Case    | θ <sub>Jc</sub> | 4.31    | °C/W |  |

Note: Device mounted on FR-4 substrate PC board, 2oz copper, with 1inch square copper plate.



# F1N50-HD

## Preliminary

### ■ ELECTRICAL CHARACTERISTICS (TJ=25°C, unless otherwise specified)

| PARAMETER                                    | SYMBOL                   | TEST CONDITIONS                                                  | MIN    | TYP | ΜΔΥ  | UNIT |
|----------------------------------------------|--------------------------|------------------------------------------------------------------|--------|-----|------|------|
| OFF CHARACTERISTICS                          |                          |                                                                  | IVIIIN |     |      |      |
| Drain-Source Breakdown Voltage               | <b>BV</b> <sub>DSS</sub> | V <sub>GS</sub> =0V, I <sub>D</sub> =250µA                       | 500    |     |      | V    |
| Drain-Source Leakage Current                 |                          | $V_{DS} = 500V, V_{GS} = 0V$                                     | 000    |     | 10   | μA   |
| Ť                                            | .033                     | V <sub>GS</sub> =30V, V <sub>DS</sub> =0V                        |        |     | 100  | nA   |
| Gate-Source Leakage Current                  | I <sub>GSS</sub>         | $V_{GS}$ =-30V, $V_{DS}$ =0V                                     |        |     | -100 | nA   |
| ON CHARACTERISTICS                           |                          |                                                                  |        |     |      |      |
| Gate Threshold Voltage                       | V <sub>GS(TH)</sub>      | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250µA         | 2.0    |     | 4.0  | V    |
| Drain to Source On-state Resistance          | R <sub>DS(ON)</sub>      | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                       |        |     | 8.2  | Ω    |
| DYNAMIC PARAMETERS                           |                          |                                                                  |        |     |      |      |
| Input Capacitance                            | CISS                     |                                                                  |        | 146 |      | pF   |
| Output Capacitance                           | Coss                     | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V, f=1.0MHz              |        | 19  |      | pF   |
| Reverse Transfer Capacitance                 | C <sub>RSS</sub>         |                                                                  |        | 2.1 |      | pF   |
| SWITCHING PARAMETERS                         |                          |                                                                  |        |     |      |      |
| Total Gate Charge (Note 1)                   | $Q_{G}$                  |                                                                  |        | 4.3 |      | nC   |
| Gate Source Charge                           | $Q_{GS}$                 | $V_{DS}$ =400V, $V_{GS}$ =10V, $I_{D}$ =1A,                      |        | 1.9 |      | nC   |
| Gate Drain Charge                            | $Q_{GD}$                 | I <sub>G</sub> =1mA (Note 1, 2)                                  |        | 0.8 |      | nC   |
| Turn-ON Delay Time (Note 1)                  | t <sub>D(ON)</sub>       |                                                                  |        | 5   |      | ns   |
| Turn-ON Rise Time                            | t <sub>R</sub>           | V <sub>DD</sub> =100V, V <sub>GS</sub> =10V, I <sub>D</sub> =1A, |        | 15  |      | ns   |
| Turn-OFF Delay Time                          | t <sub>D(OFF)</sub>      | R <sub>G</sub> =25Ω (Note 1, 2)                                  |        | 11  |      | ns   |
| Turn-OFF Fall-Time                           | t <sub>F</sub>           |                                                                  |        | 23  |      | ns   |
| SOURCE- DRAIN DIODE RATINGS AND CH           | ARACTERI                 | STICS                                                            |        |     |      |      |
| Maximum Continuous Drain-Source Diode        |                          |                                                                  |        |     | 4    | •    |
| Forward Current                              | I <sub>S</sub>           |                                                                  |        |     | 1    | A    |
| Maximum Pulsed Drain-Source Diode            | I                        |                                                                  |        |     | 2    | А    |
| Forward Current                              | I <sub>SM</sub>          |                                                                  |        |     | 2    | А    |
| Drain-Source Diode Forward Voltage (Note 1)  | $V_{SD}$                 | I <sub>S</sub> =1A, V <sub>GS</sub> =0V                          |        |     | 1.4  | V    |
| Reverse Recovery Time (Note 1)               | ter                      |                                                                  |        | 62  |      | ns   |
| Reverse Recovery Charge                      | Q <sub>rr</sub>          | I <sub>S</sub> =1A,V <sub>GS</sub> =0V, dl/dt=100A/μs            |        | 121 |      | nC   |
| Notes: 1 Pulse Test · Pulse width < 300us Du | $t_{\rm V}$ cycle < 20   | 0/                                                               |        |     |      |      |

Notes: 1. Pulse Test : Pulse width  $\leq$  300µs, Duty cycle  $\leq$  2%.

2. Essentially independent of operating ambient temperature.



## TEST CIRCUITS AND WAVEFORMS







# F1N50-HD

## TEST CIRCUITS AND WAVEFORMS





Switching Test Circuit



Q<sub>GS</sub>

 $\mathsf{V}_{\mathsf{GS}}$ 

10V



Gate Charge Test Circuit



**Unclamped Inductive Switching Test Circuit** 

**Gate Charge Waveform** 

Charge

 $\mathsf{Q}_\mathsf{G}$ 

 $\mathsf{Q}_{\mathsf{GD}}$ 



**Unclamped Inductive Switching Waveforms** 



UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

